Cited time in webofscience Cited time in scopus

Full metadata record

DC Field Value Language
dc.contributor.author Hyun, Eugin -
dc.contributor.author Kim, Sang-Dong -
dc.contributor.author Choi, Jun-Hyeok -
dc.contributor.author Yeom, Dong-Jin -
dc.contributor.author Lee, Jong-Hun -
dc.date.accessioned 2018-01-25T01:11:10Z -
dc.date.available 2018-01-25T01:11:10Z -
dc.date.created 2017-04-10 -
dc.date.issued 2015-04 -
dc.identifier.issn 1392-1215 -
dc.identifier.uri http://hdl.handle.net/20.500.11750/5220 -
dc.description.abstract Ramp-sequence based frequency modulated continuous wave (FMCW) radar is effective in detecting the range and velocity of a target. However, because the target detection algorithm is based on a two-step fast Fourier transform (FFT) over several pulse-repetition intervals (PRIs), a significant amount of data must be processed in order to detect the range and velocity of target. In specific cases, when multiple channels must be supported in order to estimate the angle position of a target, even more hardware resources and memory, as well as longer processing times, are required. In this paper, a field programmable gate array (FPGA) based radar detection algorithm with a parallel and pipelined architecture is implemented in order to support the multi-channel processing of the algorithm, which includes range and Doppler processing, digital beam forming (DBF), and constant false alarm rate (CFAR) detection. In order to effectively support the parallel and pipelined architecture, we propose a data-routing-schemed DBF and fine-grained DBF architecture. The results from implementation of the proposed hardware resources and processing times are also presented. The implemented radar sensor is installed on an experimental vehicle and is demonstrated in the field. © 2015, Kauno Technologijos Universitetas. All rights reserved. -
dc.language English -
dc.publisher Kaunas University of Technology -
dc.title Parallel and Pipelined Hardware Implementation of Radar Signal Processing for an FMCW Multi-channel Radar -
dc.type Article -
dc.identifier.doi 10.5755/j01.eee.21.2.7606 -
dc.identifier.scopusid 2-s2.0-84928655691 -
dc.identifier.bibliographicCitation Elektronika ir Elektrotechnika, v.21, no.2, pp.65 - 71 -
dc.description.isOpenAccess FALSE -
dc.subject.keywordAuthor FMCW radar -
dc.subject.keywordAuthor vehicle radar -
dc.subject.keywordAuthor FPGA implementation -
dc.subject.keywordAuthor pipelining -
dc.subject.keywordAuthor parallel -
dc.subject.keywordAuthor detection algorithm -
dc.citation.endPage 71 -
dc.citation.number 2 -
dc.citation.startPage 65 -
dc.citation.title Elektronika ir Elektrotechnika -
dc.citation.volume 21 -
Files in This Item:

There are no files associated with this item.

Appears in Collections:
Division of Automotive Technology Advanced Radar Tech. Lab 1. Journal Articles
Division of Automotive Technology 1. Journal Articles

qrcode

  • twitter
  • facebook
  • mendeley

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE