Cited time in webofscience Cited time in scopus

A 40-nm, 64-Kb, 56.67 TOPS/W Voltage-Sensing Computing-In-Memory/Digital RRAM Macro Supporting Iterative Write With Verification and Online Read-Disturb Detection

Title
A 40-nm, 64-Kb, 56.67 TOPS/W Voltage-Sensing Computing-In-Memory/Digital RRAM Macro Supporting Iterative Write With Verification and Online Read-Disturb Detection
Author(s)
Yoon, Jong-HyeokChang, MuyaKhwa, Win-SanChih, Yu-DerChang, Meng-FanRaychowdhury, Arijit
Issued Date
2022-01
Citation
IEEE Journal of Solid-State Circuits, v.57, no.1, pp.68 - 79
Type
Article
Author Keywords
Computing-in-memory (CIM)convolutional neural network (CNN)multiply-and-accumulate (MAC)processing-in-memoryread (RD) disturbresistive RAM (RRAM)write (WR) verification.
Keywords
Computer architectureResistanceReliabilityArtificial intelligencePhase change random access memoryIntegrated circuit reliabilityCurrent control
ISSN
0018-9200
Abstract
Computing-in-memory (CIM) architectures have gained importance in achieving high-throughput energy-efficient artificial intelligence (AI) systems. Resistive RAM (RRAM) is a promising candidate for CIM architectures due to a multiply-and-accumulate (MAC)-friendly structure, high bit density, compatibility with a CMOS process, and nonvolatility. Notwithstanding the advancement of RRAM technology, the reliability of an RRAM array hinders the spread of RRAM applications such that a circuit-technology joint approach is necessary to attain reliable RRAM-based CIM architectures. This article presents a 64-kb hybrid CIM/digital RRAM macro supporting: 1) active-feedback-based voltage-sensing read (RD) to enable 1-8-b programmable vector-matrix multiplication under a low-resistance ratio of the high-resistance state to the low-resistance state in an RRAM array; 2) iterative write with verification to secure a tight resistance distribution; and 3) online RD-disturb detection in the background during CIM. The test chip fabricated in a 40-nm CMOS and RRAM process achieves a peak energy efficiency of 56.67 TOPS/W while demonstrating the eight-bitline hybrid CIM/digital MAC operation with 1-8-b inputs and weights and 20-b outputs without quantization. © 1966-2012 IEEE.
URI
http://hdl.handle.net/20.500.11750/16080
DOI
10.1109/jssc.2021.3101209
Publisher
Institute of Electrical and Electronics Engineers
Related Researcher
  • 윤종혁 Yoon, Jong-Hyeok
  • Research Interests Artificial intelligence; SLAM; edge intelligence; in-memory computing; multi-standard Ethernet transceiver design
Files in This Item:

There are no files associated with this item.

Appears in Collections:
Department of Electrical Engineering and Computer Science Intelligent Integrated Circuits and Systems Lab 1. Journal Articles

qrcode

  • twitter
  • facebook
  • mendeley

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE