WEB OF SCIENCE
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Son, Dong Hyeok | - |
| dc.contributor.author | Jo, Young Woo | - |
| dc.contributor.author | Seo, Jae Hwa | - |
| dc.contributor.author | Won, Chul Ho | - |
| dc.contributor.author | Im, Ki Sik | - |
| dc.contributor.author | Lee, Yong Soo | - |
| dc.contributor.author | Jang, Hwan Soo | - |
| dc.contributor.author | Kim, Dae Hyun | - |
| dc.contributor.author | Kang, In Man | - |
| dc.contributor.author | Lee, Jung Hee | - |
| dc.date.accessioned | 2021-04-23T05:16:50Z | - |
| dc.date.available | 2021-04-23T05:16:50Z | - |
| dc.date.created | 2018-04-30 | - |
| dc.date.issued | 2018-07 | - |
| dc.identifier.issn | 0038-1101 | - |
| dc.identifier.uri | http://hdl.handle.net/20.500.11750/13180 | - |
| dc.description.abstract | GaN gate-all-around (GAA) vertical nanowire MOSFET (VNWMOSFET) with channel length of 300 nm and diameter of 120 nm, the narrowest GaN-based vertical nanowire transistor ever achieved from the top-down approach, was fabricated by utilizing anisotropic side-wall wet etching in TMAH solution and photoresist etch-back process. The VNWMOSFET exhibited output characteristics with very low saturation drain voltage of less than 0.5 V, which is hardly observed from the wide bandgap-based devices. Simulation results indicated that the narrow diameter of the VNWMOSFET with relatively short channel length is responsible for the low voltage operation. The VNWMOSFET also demonstrated normally-off mode with threshold voltage (VTH) of 0.7 V, extremely low leakage current of ∼10−14 A, low drain-induced barrier lowering (DIBL) of 125 mV/V, and subthreshold swing (SS) of 66–122 mV/decade. The GaN GAA VNWMOSFET with narrow channel diameter investigated in this work would be promising for new low voltage logic application. © 2018 Elsevier Ltd | - |
| dc.language | English | - |
| dc.publisher | Elsevier Ltd | - |
| dc.title | Low voltage operation of GaN vertical nanowire MOSFET | - |
| dc.type | Article | - |
| dc.identifier.doi | 10.1016/j.sse.2018.03.001 | - |
| dc.identifier.scopusid | 2-s2.0-85045019412 | - |
| dc.identifier.bibliographicCitation | Son, Dong Hyeok. (2018-07). Low voltage operation of GaN vertical nanowire MOSFET. Solid-State Electronics, 145, 1–7. doi: 10.1016/j.sse.2018.03.001 | - |
| dc.description.isOpenAccess | FALSE | - |
| dc.subject.keywordPlus | PERFORMANCE | - |
| dc.subject.keywordPlus | SILICON | - |
| dc.subject.keywordPlus | CHANNEL | - |
| dc.citation.endPage | 7 | - |
| dc.citation.startPage | 1 | - |
| dc.citation.title | Solid-State Electronics | - |
| dc.citation.volume | 145 | - |