Detail View

A novel hardware architecture of intra-predictor generator for H.264/AVC Codec
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

Title
A novel hardware architecture of intra-predictor generator for H.264/AVC Codec
Issued Date
2008-07
Citation
Kwak, Sang Hoon. (2008-07). A novel hardware architecture of intra-predictor generator for H.264/AVC Codec. IEICE Transactions on Information and Systems, E91-D(7), 2083–2086. doi: 10.1093/ietisy/e91-d.7.2083
Type
Article
Author Keywords
H.264/AVCintra predictorhardware implementationarchitecture level optimization
ISSN
0916-8532
Abstract
The intra-prediction unit is an essential part of H.264 codec, since it reduces the amount of data to be encoded by predicting pixel values (luminance and chrominance) from their neighboring blocks. A dedicated hardware implementation for the intra-prediction unit is required for real-time encoding and decoding of high resolution video data. To develop a cost-effective intra-prediction unit this paper proposes a novel architecture of intra-predictor generator, the core part of intra-prediction unit. The proposed intra-predictor generator enables the intra-prediction unit to achieve significant clock cycle reduction with approximately the same gate count, as compared to Huang's work [3]. Copyright © 2008 The Institute of Electronics, Information and Communication Engineers.
URI
http://hdl.handle.net/20.500.11750/3576
DOI
10.1093/ietisy/e91-d.7.2083
Publisher
Institute of Electronics, Information and Communication Engineers
Show Full Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Total Views & Downloads