Detail View
A novel hardware architecture of intra-predictor generator for H.264/AVC Codec
WEB OF SCIENCE
SCOPUS
- Title
- A novel hardware architecture of intra-predictor generator for H.264/AVC Codec
- Issued Date
- 2008-07
- Citation
- Kwak, Sang Hoon. (2008-07). A novel hardware architecture of intra-predictor generator for H.264/AVC Codec. IEICE Transactions on Information and Systems, E91-D(7), 2083–2086. doi: 10.1093/ietisy/e91-d.7.2083
- Type
- Article
- ISSN
- 0916-8532
- Abstract
-
The intra-prediction unit is an essential part of H.264 codec, since it reduces the amount of data to be encoded by predicting pixel values (luminance and chrominance) from their neighboring blocks. A dedicated hardware implementation for the intra-prediction unit is required for real-time encoding and decoding of high resolution video data. To develop a cost-effective intra-prediction unit this paper proposes a novel architecture of intra-predictor generator, the core part of intra-prediction unit. The proposed intra-predictor generator enables the intra-prediction unit to achieve significant clock cycle reduction with approximately the same gate count, as compared to Huang's work [3]. Copyright © 2008 The Institute of Electronics, Information and Communication Engineers.
더보기
- Publisher
- Institute of Electronics, Information and Communication Engineers
File Downloads
- There are no files associated with this item.
공유
Total Views & Downloads
???jsp.display-item.statistics.view???: , ???jsp.display-item.statistics.download???:
