Cited time in webofscience Cited time in scopus

Full metadata record

DC Field Value Language
dc.contributor.author 주우리 -
dc.contributor.author 김동률 -
dc.contributor.author 김다현 -
dc.contributor.author 김준우 -
dc.contributor.author 조재훈 -
dc.contributor.author 유천열 -
dc.contributor.author 김준서 -
dc.date.accessioned 2024-08-09T08:10:36Z -
dc.date.available 2024-08-09T08:10:36Z -
dc.date.created 2024-05-22 -
dc.date.issued 2023-05-24 -
dc.identifier.issn 2233-9574 -
dc.identifier.uri http://hdl.handle.net/20.500.11750/56749 -
dc.description.abstract Recently, the spin torque majority gate (STMG) is paid great attention to developing next-generation logic devices with ultralow power consumptions since STMG can reduce the circuit architectures such as several transistors, circuit length, etc. Especially, the magnetic inverter is essential for the STMG logic devices to demonstrate NOT gate. There are several methods to realize NOT gate in the spintronics based on logic devices [1,2]. In this study, the interlayer exchange coupling (IEC) is used to demonstrate the STMG inverter based on the current-driven magnetic domain wall (DW) motion. In this research, we demonstrate the STMG inverter in the Ta/Pt/Co/Pt/Ru/Pt/Co Pt structure fabricated by the lift-off method including Chemical-Mechanical Planarization (CMP). The CMP Process is one of the wide-area planarization process operations, and here, matching the height of the passivated oxide layer and the bottom ferromagnetic layer. The top ferromagnetic layer is deposited on the bottom FM layer overlapped 3 mm region. Fig. 1 (a) shows the detailed procedure. Figure 1 (b) shows the structure of the STMG inverter. The stack consisted of an antiferromagnetic coupling of IEC using the perpendicularly magnetized Pt/Co/Pt/Ru/Pt/C /Pt structures. We will discuss processing the inverter. This result can open a new path to explore the next-generation logic devices based on the current-induced magnetic domain wall motion. -
dc.language Korean -
dc.publisher 한국자기학회 -
dc.relation.ispartof 한국자기학회 학술연구발표회 논문개요집 -
dc.title Fabrication of Domain Wall Inverter for Dynamic Logic Devices -
dc.type Conference Paper -
dc.identifier.bibliographicCitation 2023년도 한국자기학회 하계학술대회, pp.90 -
dc.identifier.url https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE11492152 -
dc.citation.conferenceDate 2023-05-24 -
dc.citation.conferencePlace KO -
dc.citation.conferencePlace 제주 -
dc.citation.endPage 90 -
dc.citation.startPage 90 -
dc.citation.title 2023년도 한국자기학회 하계학술대회 -

qrcode

  • twitter
  • facebook
  • mendeley

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE