WEB OF SCIENCE
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Jooyeon | - |
| dc.contributor.author | Lee, Donghun | - |
| dc.contributor.author | Kung, Jaeha | - |
| dc.date.accessioned | 2024-10-04T17:40:12Z | - |
| dc.date.available | 2024-10-04T17:40:12Z | - |
| dc.date.created | 2024-10-04 | - |
| dc.date.issued | 2024-05-20 | - |
| dc.identifier.isbn | 9798350330991 | - |
| dc.identifier.issn | 2158-1525 | - |
| dc.identifier.uri | http://hdl.handle.net/20.500.11750/56928 | - |
| dc.description.abstract | From simple image classifiers to complex and large language models, generalized matrix multiplication (GEMM) is the fundamental and the most time-consuming operation among all mathematical operations involved in them. To accelerate the computation of matrix multiplication in deep learning, many off-the-shelf neural processors utilize systolic arrays as dedicated hardware for the GEMM operations. Recently, more generalized form of the systolic array, i.e., a systolic tensor array (STA) which includes vectorized MAC units within a single processing unit, has been proposed. However, the optimal selection of STA configuration on a given deep learning model is difficult due to large configuration search space. To help select the optimal STA configuration in many deep learning models, in this work, we present a ready-to-use and open-source RTL generator for various STA configurations. The power consumption and post-layout area of several STAs are analyzed by using open-source EDA tools. © 2024 IEEE. | - |
| dc.language | English | - |
| dc.publisher | IEEE Circuits and Systems Society | - |
| dc.relation.ispartof | Proceedings - IEEE International Symposium on Circuits and Systems, ISCAS 2024 | - |
| dc.title | A Ready-to-Use RTL Generator for Systolic Tensor Arrays and Analysis Using Open-Source EDA Tools | - |
| dc.type | Conference Paper | - |
| dc.identifier.doi | 10.1109/ISCAS58744.2024.10558043 | - |
| dc.identifier.wosid | 001268541101042 | - |
| dc.identifier.scopusid | 2-s2.0-85198561128 | - |
| dc.identifier.bibliographicCitation | Lee, Jooyeon. (2024-05-20). A Ready-to-Use RTL Generator for Systolic Tensor Arrays and Analysis Using Open-Source EDA Tools. IEEE International Symposium on Circuits and Systems (ISCAS 2024), 1–5. doi: 10.1109/ISCAS58744.2024.10558043 | - |
| dc.identifier.url | https://2024.ieee-iscas.org/program/ISCAS_2024_Final_Program.pdf?v=20240519 | - |
| dc.citation.conferenceDate | 2024-05-19 | - |
| dc.citation.conferencePlace | SI | - |
| dc.citation.conferencePlace | Singapore | - |
| dc.citation.endPage | 5 | - |
| dc.citation.startPage | 1 | - |
| dc.citation.title | IEEE International Symposium on Circuits and Systems (ISCAS 2024) | - |