Detail View

A Ready-to-Use RTL Generator for Systolic Tensor Arrays and Analysis Using Open-Source EDA Tools
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

Title
A Ready-to-Use RTL Generator for Systolic Tensor Arrays and Analysis Using Open-Source EDA Tools
Issued Date
2024-05-20
Citation
Lee, Jooyeon. (2024-05-20). A Ready-to-Use RTL Generator for Systolic Tensor Arrays and Analysis Using Open-Source EDA Tools. IEEE International Symposium on Circuits and Systems (ISCAS 2024), 1–5. doi: 10.1109/ISCAS58744.2024.10558043
Type
Conference Paper
ISBN
9798350330991
ISSN
2158-1525
Abstract
From simple image classifiers to complex and large language models, generalized matrix multiplication (GEMM) is the fundamental and the most time-consuming operation among all mathematical operations involved in them. To accelerate the computation of matrix multiplication in deep learning, many off-the-shelf neural processors utilize systolic arrays as dedicated hardware for the GEMM operations. Recently, more generalized form of the systolic array, i.e., a systolic tensor array (STA) which includes vectorized MAC units within a single processing unit, has been proposed. However, the optimal selection of STA configuration on a given deep learning model is difficult due to large configuration search space. To help select the optimal STA configuration in many deep learning models, in this work, we present a ready-to-use and open-source RTL generator for various STA configurations. The power consumption and post-layout area of several STAs are analyzed by using open-source EDA tools. © 2024 IEEE.
URI
http://hdl.handle.net/20.500.11750/56928
DOI
10.1109/ISCAS58744.2024.10558043
Publisher
IEEE Circuits and Systems Society
Show Full Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Total Views & Downloads