In this paper, we design a future mobile camera standard interface based on the MIPI CSI-2 and D-PHY specification. The proposed CSI-2 have the efficient multi-lane management layer, which the independent buffer on the each lane are merged into single buffer. This scheme can flexibly manage data on multi lanes though the number of supported lanes are mismatched in a camera processor transmitter and a host processor. The proposed CSI-2 & D-PHY are verified under test bench. We make an experiment on CSI-2 & D-PHY with FPGA type test-bed and implement them onto a mobile handset. The proposed CSI-2 & D-PHY module are used as both the bridge type and the future camera processor IP for SoC.
Research Interests
Radar Sensor; 레이더 센서; Radar System; 레이더 시스템; Radar Signal Processing; 레이더; Radar Detection; 레이더 탐지; Radar Classification; 레이더 인지; Automotive Radar; 차량용 레이더; Surveillance Radar; 감시 레이더; Commercial Radar; 산업 레이더; Defence Radar; 국방 레이더; IoT Radar; IoT 레이더