Detail View

Intermediate Layer-Assisted Trap Density Reduction in Low-Power Optoelectronic Memristors for Multifunctional Systems
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

DC Field Value Language
dc.contributor.author Lee, Min Jong -
dc.contributor.author Kim, Tae Hyuk -
dc.contributor.author Lee, Sang Heon -
dc.contributor.author Oh, Seunghyun -
dc.contributor.author Khan, Muhammad Asghar -
dc.contributor.author Lee, Gyeong Min -
dc.contributor.author Choi, Young Kyun -
dc.contributor.author Lee, Soyeon -
dc.contributor.author Ahn, Hyungju -
dc.contributor.author Oh, Soong Ju -
dc.contributor.author Yang, Jiwoong -
dc.contributor.author Shim, Jae Won -
dc.date.accessioned 2025-04-10T14:10:14Z -
dc.date.available 2025-04-10T14:10:14Z -
dc.date.created 2025-02-14 -
dc.date.issued 2025-05 -
dc.identifier.issn 1616-301X -
dc.identifier.uri http://hdl.handle.net/20.500.11750/58246 -
dc.description.abstract The rapid expansion of the Internet of Things demands low-power devices that integrate memory, sensors, and logic functions. Perovskite materials show promise for low-power optoelectronic memristors; however, challenges such as nonuniform trap distribution and uncontrolled filament formation hinder their resistive switching performance. To overcome these issues, a TiO2 nanofilm via atomic layer deposition as a base layer for filament formation, is introduced. This layer passivates interfacial defects by forming strong chemical interactions with Pb2+ and I- ions at the perovskite interface, significantly reducing trap densities (interface trap density decreases 15-fold to 3.0 x 1016 cm-3, and bulk trap density to 1.8 x 1014 cm-3). Improved energy band alignment enables efficient electron transport, yielding a low-V SET (+0.24 V) and excellent low-power (approximate to 0.7 mu W) nonvolatile memory performance. Additionally, the device reliably detects near-infrared illumination as an optical input and enables reconfigurable image recognition using a 5 x 5 array under combined stimuli. It also facilitates the implementation of complex logic gates, such as AND, OR, and flip-flops. This paper demonstrates the potential for integrating nonvolatile memory, sensing, and logic functionalities into a single low-power device through the incorporation of a TiO2 nanolayer. -
dc.language English -
dc.publisher Wiley -
dc.title Intermediate Layer-Assisted Trap Density Reduction in Low-Power Optoelectronic Memristors for Multifunctional Systems -
dc.type Article -
dc.identifier.doi 10.1002/adfm.202421080 -
dc.identifier.wosid 001411877100001 -
dc.identifier.scopusid 2-s2.0-85216969944 -
dc.identifier.bibliographicCitation Lee, Min Jong. (2025-05). Intermediate Layer-Assisted Trap Density Reduction in Low-Power Optoelectronic Memristors for Multifunctional Systems. Advanced Functional Materials, 35(22). doi: 10.1002/adfm.202421080 -
dc.description.isOpenAccess FALSE -
dc.subject.keywordAuthor drive-level capacitance profiling -
dc.subject.keywordAuthor logic gate -
dc.subject.keywordAuthor nonvolatile memory -
dc.subject.keywordAuthor optoelectronic memristors -
dc.citation.number 22 -
dc.citation.title Advanced Functional Materials -
dc.citation.volume 35 -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.relation.journalResearchArea Chemistry; Science & Technology - Other Topics; Materials Science; Physics -
dc.relation.journalWebOfScienceCategory Chemistry, Multidisciplinary; Chemistry, Physical; Nanoscience & Nanotechnology; Materials Science, Multidisciplinary; Physics, Applied; Physics, Condensed Matter -
dc.type.docType Article -
Show Simple Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

양지웅
Yang, Jiwoong양지웅

Department of Energy Science and Engineering

read more

Total Views & Downloads