Cited time in webofscience Cited time in scopus

Full metadata record

DC Field Value Language
dc.contributor.author Kim, Gain -
dc.date.accessioned 2023-01-17T14:10:16Z -
dc.date.available 2023-01-17T14:10:16Z -
dc.date.created 2023-01-09 -
dc.date.issued 2022-07 -
dc.identifier.issn 2644-1225 -
dc.identifier.uri http://hdl.handle.net/20.500.11750/17470 -
dc.description.abstract The 4-level pulse-amplitude modulation (PAM-4) with an analog-digital converter (ADC)-based receiver (RX) has become the most commonly employed modulation for ultra-high-speed serial links with the data rate above 100 Gb/s. To support the data rate of 200 Gb/s, orthogonal frequency division multiplexing (OFDM) has been studied recently as one of the possible modulation schemes in the next-generation serial links. The OFDM can feature high bandwidth efficiency without increasing the equalization complexity, leading to a reduced maximum signal amplitude attenuation and lower required DAC/ADC conversion rates given sufficient DAC/ADC resolutions such that the BER is not primarily limited by the data converters' resolution. This paper presents system-level modeling results of OFDM-based wireline serial links, with a particular emphasis on the impacts of the fast Fourier transform (FFT) processor's tap count on the serial link performance. The relationship among the cyclic prefix (CP), FFT tap count, and the link bit-error-rate (BER) are thoroughly explained. The analysis explains that the power consumption of a partially-serial FFT processor improves with a larger kernel FFT size, and simulation results show that the BER performance improves with the FFT size where an optimal CP length exists given the FFT size. -
dc.language English -
dc.publisher Institute of Electrical and Electronics Engineers -
dc.title Design Space Exploration of Single-Lane OFDM-Based Serial Links for High-Speed Wireline Communications -
dc.type Article -
dc.identifier.doi 10.1109/OJCAS.2022.3189550 -
dc.identifier.bibliographicCitation IEEE Open Journal of Circuits and Systems, v.3, pp.134 - 146 -
dc.description.isOpenAccess TRUE -
dc.subject.keywordAuthor Symbols -
dc.subject.keywordAuthor OFDM -
dc.subject.keywordAuthor Frequency-domain analysis -
dc.subject.keywordAuthor Quadrature amplitude modulation -
dc.subject.keywordAuthor Complexity theory -
dc.subject.keywordAuthor Bandwidth -
dc.subject.keywordAuthor Time-domain analysis -
dc.subject.keywordAuthor Serial link -
dc.subject.keywordAuthor discrete multitone -
dc.subject.keywordAuthor DMT -
dc.subject.keywordAuthor orthogonal frequency division multiplexing -
dc.subject.keywordAuthor wireline communications -
dc.subject.keywordAuthor wireline receiver -
dc.subject.keywordPlus TRANSCEIVER -
dc.subject.keywordPlus EQUALIZER -
dc.subject.keywordPlus RECEIVER -
dc.subject.keywordPlus ADC -
dc.citation.endPage 146 -
dc.citation.startPage 134 -
dc.citation.title IEEE Open Journal of Circuits and Systems -
dc.citation.volume 3 -
Files in This Item:

There are no files associated with this item.

Appears in Collections:
Department of Electrical Engineering and Computer Science Circuits And Systems for Signal Processing (CASSP) Laboratory 1. Journal Articles

qrcode

  • twitter
  • facebook
  • mendeley

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE