WEB OF SCIENCE
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Jang, Seoyoung | - |
| dc.contributor.author | Lee, Jaewon | - |
| dc.contributor.author | Choi, Yujin | - |
| dc.contributor.author | Kim, Donggeon | - |
| dc.contributor.author | Kim, Gain | - |
| dc.date.accessioned | 2024-12-24T18:40:17Z | - |
| dc.date.available | 2024-12-24T18:40:17Z | - |
| dc.date.created | 2024-12-19 | - |
| dc.date.issued | 2024-11 | - |
| dc.identifier.issn | 2644-1349 | - |
| dc.identifier.uri | http://hdl.handle.net/20.500.11750/57453 | - |
| dc.description.abstract | High-speed wireline data transceivers (TRX) with analog-to-digital converter (ADC) followed by digital signal processor (DSP) on the receiver (RX) equalizer became popular for applications requiring >100 Gb/s per-lane data rate over long-reach (LR) channels, especially for datacenter applications. With the digital-to-analog converter (DAC)-based transmitter (TX) including DSP-based TX signal processing, the overall structure of DAC/ADC-DSP-based wireline TRXs became similar to modulator/demodulator (MODEM). This paper overviews DAC/ADC-DSP-based wireline transceivers and analyzes their subblocks such as analog front-end (AFE), DSP techniques and their implementation, focusing on the equalizer datapath. Recently published relevant articles are briefly reviewed, and insights from prior arts are provided. TRX architectures for energy-and bandwidth-efficient DAC/ADC-DSP-based TRX using modulation schemes beyond 4-level pulse amplitude modulation (PAM-4) are also reviewed and discussed. In addition, hardware-based SerDes simulation and real-time emulation systems for rapid architecture and design verification are reviewed. © IEEE. | - |
| dc.language | English | - |
| dc.publisher | Institute of Electrical and Electronics Engineers | - |
| dc.title | Recent Advances in Ultra-High-Speed Wireline Receivers with ADC-DSP-Based Equalizers | - |
| dc.type | Article | - |
| dc.identifier.doi | 10.1109/OJSSCS.2024.3506692 | - |
| dc.identifier.wosid | 001380656900005 | - |
| dc.identifier.scopusid | 2-s2.0-85210900183 | - |
| dc.identifier.bibliographicCitation | Jang, Seoyoung. (2024-11). Recent Advances in Ultra-High-Speed Wireline Receivers with ADC-DSP-Based Equalizers. IEEE Open Journal of the Solid-State Circuits Society, 4, 290–304. doi: 10.1109/OJSSCS.2024.3506692 | - |
| dc.description.isOpenAccess | TRUE | - |
| dc.subject.keywordAuthor | analog-to-digital converter (ADC) | - |
| dc.subject.keywordAuthor | DAC/ADC-DSP-based TRX | - |
| dc.subject.keywordAuthor | 4-level pulse amplitude modulation (PAM-4) | - |
| dc.subject.keywordAuthor | ADC-based RX | - |
| dc.subject.keywordAuthor | digital signal processor (DSP) equalizer | - |
| dc.subject.keywordAuthor | digital-to-analog converter (DAC) | - |
| dc.subject.keywordAuthor | equalizer | - |
| dc.subject.keywordAuthor | serial link | - |
| dc.subject.keywordAuthor | serializer–deserializer (SerDes) | - |
| dc.subject.keywordAuthor | wireline communications | - |
| dc.subject.keywordAuthor | wireline transceiver | - |
| dc.subject.keywordPlus | ANALOG FRONT-END | - |
| dc.subject.keywordPlus | DESIGN | - |
| dc.subject.keywordPlus | CMOS | - |
| dc.subject.keywordPlus | EQUALIZATION | - |
| dc.subject.keywordPlus | CANCELLATION | - |
| dc.subject.keywordPlus | TRANSMITTER | - |
| dc.subject.keywordPlus | SERIAL LINK TRANSCEIVER | - |
| dc.subject.keywordPlus | INTERLEAVED SAR ADC | - |
| dc.citation.endPage | 304 | - |
| dc.citation.startPage | 290 | - |
| dc.citation.title | IEEE Open Journal of the Solid-State Circuits Society | - |
| dc.citation.volume | 4 | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.type.docType | Article | - |