WEB OF SCIENCE
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Jang, Seoyoung | - |
| dc.contributor.author | Lee, Jaewon | - |
| dc.contributor.author | Kim, Gain | - |
| dc.date.accessioned | 2025-01-31T22:10:15Z | - |
| dc.date.available | 2025-01-31T22:10:15Z | - |
| dc.date.created | 2024-04-23 | - |
| dc.date.issued | 2024-01-30 | - |
| dc.identifier.isbn | 9798350371888 | - |
| dc.identifier.issn | 2767-7699 | - |
| dc.identifier.uri | http://hdl.handle.net/20.500.11750/57827 | - |
| dc.description.abstract | This paper presents the method to obtain an optimized set of power loading coefficients (PLC) considering the transmitter's power- and area-efficiency for discrete multitone (DMT) modulation wireline transceivers (TRX). A simple way to estimate the PLCs is to invert the channel loss profile; however, to achieve an optimal signal-to-noise ratio (SNR), the PLCs should be multiplied by an additional value calculated by the peak-to-average power ratio (PAPR) of the TX output signal. In this work, we show how to calculate this value using the PAPR. Also, the TX DSP datapath where the PLCs are applied has an optimal bit-width in terms of the area given the bit-error-rate (BER) target, but the register-transfer-level (RTL)-based BER simulation iterating with various bit-widths of the DSP's internal datapath is significantly time-consuming. To address this, we designed a fixed-point DMT TRX simulator in MATLAB that allows us a fast iteration-based performance-area optimization of the DSP. With the design parameters including the PLCs obtained by the developed fixed-point simulator, the BER of the DMT TRX achieves 1.8E-5 with only 4-bit PLCs to communicate over a channel exhibiting 10 dB insertion loss at Nyquist without considering the analog front-end. © 2024 IEEE. | - |
| dc.language | English | - |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
| dc.relation.ispartof | 2024 International Conference on Electronics, Information, and Communication, ICEIC 2024 | - |
| dc.title | A Study on the Effects of Power Loading Profile in Discrete Multitone Wireline Serial-Data Transceiver with Fixed-Point DSP-SerDes Simulator | - |
| dc.type | Conference Paper | - |
| dc.identifier.doi | 10.1109/ICEIC61013.2024.10457173 | - |
| dc.identifier.scopusid | 2-s2.0-85189245573 | - |
| dc.identifier.bibliographicCitation | Jang, Seoyoung. (2024-01-30). A Study on the Effects of Power Loading Profile in Discrete Multitone Wireline Serial-Data Transceiver with Fixed-Point DSP-SerDes Simulator. 23rd International Conference on Electronics, Information, and Communication, ICEIC 2024, 1–4. doi: 10.1109/ICEIC61013.2024.10457173 | - |
| dc.identifier.url | https://iceic.org/2024/pages/program.vm | - |
| dc.citation.conferenceDate | 2024-01-28 | - |
| dc.citation.conferencePlace | CH | - |
| dc.citation.conferencePlace | Taipei | - |
| dc.citation.endPage | 4 | - |
| dc.citation.startPage | 1 | - |
| dc.citation.title | 23rd International Conference on Electronics, Information, and Communication, ICEIC 2024 | - |