WEB OF SCIENCE
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Jaewon | - |
| dc.contributor.author | Francese, Pier-Andrea | - |
| dc.contributor.author | Brandli, Matthias | - |
| dc.contributor.author | Morf, Thomas | - |
| dc.contributor.author | Kossel, Marcel | - |
| dc.contributor.author | Jang, Seoyoung | - |
| dc.contributor.author | Kim, Gain | - |
| dc.date.accessioned | 2025-04-15T10:40:14Z | - |
| dc.date.available | 2025-04-15T10:40:14Z | - |
| dc.date.created | 2025-04-07 | - |
| dc.date.issued | 2025-02-17 | - |
| dc.identifier.isbn | 9798331541019 | - |
| dc.identifier.issn | 2376-8606 | - |
| dc.identifier.uri | http://hdl.handle.net/20.500.11750/58273 | - |
| dc.description.abstract | The growing demand for higher communication bandwidth between processors through wired interconnects in large-scale servers has been driving the need to increase the perlane data rate beyond the current 112Gb/s. Recently demonstrated analog-to-digital converter (ADC)-based receiver (RX) prototypes with >100Gb/s data rate typically employ a parallel feed-forward equalizer (FFE) with a large number of taps, 1-tap decision feedback equalizer (DFE) [1-5], and maximum likelihood sequence estimator (MLSE) as option [6-8]. As the data rate grows exponentially, the pulse response length and the number of corresponding inter-symbol interference (ISI) cursors increase accordingly [5,8]. As the length of the pulse response gets doubled, the FFE tap count also needs to be increased accordingly, which results in substantial area and power overhead. The DFE feedback loop timing closure also gets more stringent as Baudrate increases [9]. With an increased pulse amplitude modulation (PAM) order, the DFE and MLSE design complexity increases exponentially [6-8]. While a >100Gb/s PAM-4 transceiver (TRX) can effectively equalize smooth channels [2-5], ripples and notches in the frequency response of the channel can significantly degrade the equalization performance of the current PAM-4 TRX. © 2025 IEEE. | - |
| dc.language | English | - |
| dc.publisher | IEEE Solid-State Circuits Society | - |
| dc.relation.ispartof | Digest of Technical Papers - IEEE International Solid-State Circuits Conference | - |
| dc.title | A 353mW 112Gb/s Discrete Multitone Wireline Receiver Datapath with Time-Based ADC in 5nm FinFET | - |
| dc.type | Conference Paper | - |
| dc.identifier.doi | 10.1109/ISSCC49661.2025.10904707 | - |
| dc.identifier.scopusid | 2-s2.0-105000822373 | - |
| dc.identifier.bibliographicCitation | International Solid-State Circuits Conference, pp.144 - 146 | - |
| dc.identifier.url | https://www.isscc.org/ | - |
| dc.citation.conferenceDate | 2025-02-16 | - |
| dc.citation.conferencePlace | US | - |
| dc.citation.conferencePlace | San Francisco | - |
| dc.citation.endPage | 146 | - |
| dc.citation.startPage | 144 | - |
| dc.citation.title | International Solid-State Circuits Conference | - |