Detail View
A 112-Gb/s Discrete Multitone Wireline Receiver Datapath With Time-Interleaved Time-Based ADC in 5-nm FinFET
Citations
WEB OF SCIENCE
Citations
SCOPUS
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Jaewon | - |
| dc.contributor.author | Francese, Pier-Andrea | - |
| dc.contributor.author | Braendli, Matthias | - |
| dc.contributor.author | Morf, Thomas | - |
| dc.contributor.author | Kossel, Marcel | - |
| dc.contributor.author | Jang, Seoyoung | - |
| dc.contributor.author | Choi, Yujin | - |
| dc.contributor.author | Kim, Donggeon | - |
| dc.contributor.author | Jang, Taekwang | - |
| dc.contributor.author | Kim, Gain | - |
| dc.date.accessioned | 2025-12-30T14:40:10Z | - |
| dc.date.available | 2025-12-30T14:40:10Z | - |
| dc.date.created | 2025-10-31 | - |
| dc.date.issued | 2026-01 | - |
| dc.identifier.issn | 0018-9200 | - |
| dc.identifier.uri | https://scholar.dgist.ac.kr/handle/20.500.11750/59290 | - |
| dc.description.abstract | This article presents a 112-Gb/s discrete multitone (DMT) wireline receiver (RX) datapath with a 50-GS/s, 8-bit, 64-way ( 8x 8 ) time-interleaved time-based analog-to-digital converter (TI-TBADC) in a 5-nm FinFET. The TBADC converts the voltage input into a time-domain quantity using a ring oscillator (ROSC). Eight-slice TBADCs, driven from the same first-rank interleaver, share the identical injection-locked ROSC (IROSC) for voltage-to-time conversion (VTC). The DMT digital signal processor (DSP) achieves optimal bit and power loading with 63 orthogonal subchannels by employing a 64-way single-stage multi-path delay feedback (MDF) fast Fourier transform (FFT) core. An on-chip sign-sign least mean square (SS-LMS) engine adapts equalizer coefficients to combat channel fluctuation. The RX prototype demonstrates 4E-4 BER when communicating over the channel, exhibiting 18-dB insertion loss (IL) at Nyquist, while consuming 347-mW power and 0.242-mm(2) silicon area. | - |
| dc.language | English | - |
| dc.publisher | Institute of Electrical and Electronics Engineers | - |
| dc.title | A 112-Gb/s Discrete Multitone Wireline Receiver Datapath With Time-Interleaved Time-Based ADC in 5-nm FinFET | - |
| dc.type | Article | - |
| dc.identifier.doi | 10.1109/JSSC.2025.3618188 | - |
| dc.identifier.wosid | 001596992200001 | - |
| dc.identifier.scopusid | 2-s2.0-105019600903 | - |
| dc.identifier.bibliographicCitation | IEEE Journal of Solid-State Circuits, v.61, no.1, pp.8 - 19 | - |
| dc.description.isOpenAccess | FALSE | - |
| dc.subject.keywordAuthor | Bit and power loading | - |
| dc.subject.keywordAuthor | discrete multitone (DMT) | - |
| dc.subject.keywordAuthor | injection locking | - |
| dc.subject.keywordAuthor | ring oscillator (ROSC) | - |
| dc.subject.keywordAuthor | serial link | - |
| dc.subject.keywordAuthor | time-based analog-to-digital converter (TBADC) | - |
| dc.subject.keywordAuthor | wireline transceiver (TRX) | - |
| dc.subject.keywordPlus | TRANSCEIVER | - |
| dc.citation.endPage | 19 | - |
| dc.citation.number | 1 | - |
| dc.citation.startPage | 8 | - |
| dc.citation.title | IEEE Journal of Solid-State Circuits | - |
| dc.citation.volume | 61 | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.type.docType | Article | - |
File Downloads
- There are no files associated with this item.
공유
Total Views & Downloads
???jsp.display-item.statistics.view???: , ???jsp.display-item.statistics.download???:
