Detail View

Beyond Page Migration: Enhancing Tiered Memory Performance via Integrated Last-Level Cache Management and Page Migration

Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

Title
Beyond Page Migration: Enhancing Tiered Memory Performance via Integrated Last-Level Cache Management and Page Migration
Issued Date
2025-10-22
Citation
IEEE/ACM International Symposium on Microarchitecture, pp.1763 - 1776
Type
Conference Paper
ISBN
9798400715730
ISSN
1072-4451
Abstract

Emerging memory interconnect technologies, such as Compute Express Link (CXL), enable scalable memory expansion by integrating heterogeneous memory components like local DRAM and CXL-attached DRAM. These tiered memory systems offer potential benefits in bandwidth and capacity, but their heterogeneous performance characteristics pose significant challenges for efficient memory management. Traditional approaches, including hotness-based page placement, prioritize latency reduction by retaining frequently accessed data in near memory. However, these methods often fail to utilize aggregate memory bandwidth effectively, leading to imbalanced traffic and performance degradation under memory-heavy workloads. Additionally, the reliance on costly page migrations introduces overheads that impede responsiveness to workload variations. To address these challenges, we propose TierTune, a dynamic memory management framework integrating Last-Level Cache (LLC) partitioning and page migration. TierTune dynamically partitions the LLC between near and far memory nodes, rapidly mitigating latency imbalances and balancing memory traffic more effectively than software-based page migration. We extend this approach with a migration policy that dynamically redistributes pages to address persistent imbalances, incorporating cache hierarchy effects and bandwidth pressure into placement decisions. Experimental evaluations demonstrate that TierTune improves performance by 19.6% on average compared to state-of-the-art page migration policies across diverse workloads by balancing memory traffic more effectively and reducing migration overheads. © 2025 Elsevier B.V., All rights reserved.

더보기
URI
https://scholar.dgist.ac.kr/handle/20.500.11750/59903
DOI
10.1145/3725843.3756063
Publisher
IEEE Computer Society
Show Full Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Total Views & Downloads

???jsp.display-item.statistics.view???: , ???jsp.display-item.statistics.download???: