Detail View

A PRAM-based PIM Macro Using the Gilbert Multiplier-based Active Feedback and Input-aware SAR ADC
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

DC Field Value Language
dc.contributor.author Yu, Seongyeon -
dc.contributor.author Hur, Namwook -
dc.contributor.author Kim, Wansun -
dc.contributor.author Cho, Mann-Ho -
dc.contributor.author Sohn, Hyunchul -
dc.contributor.author Suh, Joonki -
dc.contributor.author Jeong, Hongsik -
dc.contributor.author Yoon, Jong-Hyeok -
dc.date.accessioned 2024-02-09T00:10:37Z -
dc.date.available 2024-02-09T00:10:37Z -
dc.date.created 2024-02-02 -
dc.date.issued 2023-10-26 -
dc.identifier.isbn 9798350327038 -
dc.identifier.issn 2472-9655 -
dc.identifier.uri http://hdl.handle.net/20.500.11750/47911 -
dc.description.abstract This paper addresses the challenges of voltage-sensing read operations on a PRAM-based 1S1R crossbar array, which can be used for MAC operations in processing-inmemory architectures. The nonlinearity of the readout voltage due to the parallel resistance of the accessed cells leads to a narrow sensing margin. Moreover, the SAR ADC widely used in the readout circuits for area and power efficiency leads to high latency. To overcome these challenges, we introduce active feedback using a Gilbert multiplier to the bitline (BL) structure to regulate the resistance of the BL transmission gate and an input-aware SAR logic to optimize the conversion time. The proposed macro design in a 65nm process achieves a 3.79x voltage sensing margin with a Gilbert multiplier under a 3x3 kernel convolution operation. Furthermore, a 6-bit input-aware SAR ADC reduces average latency from 6 to 4.4 clock cycles. ©2023 IEEE -
dc.language English -
dc.publisher Institute of Semiconductor Engineers of Korea (반도체공학회), IEEE Circuits and Systems (CAS) Society -
dc.relation.ispartof Proceedings - 20th International SoC Design Conference (ISOCC 2023) -
dc.title A PRAM-based PIM Macro Using the Gilbert Multiplier-based Active Feedback and Input-aware SAR ADC -
dc.type Conference Paper -
dc.identifier.doi 10.1109/isocc59558.2023.10396557 -
dc.identifier.wosid 001169439300011 -
dc.identifier.scopusid 2-s2.0-85184809235 -
dc.identifier.bibliographicCitation Yu, Seongyeon. (2023-10-26). A PRAM-based PIM Macro Using the Gilbert Multiplier-based Active Feedback and Input-aware SAR ADC. International System-on-Chip Design Conference, ISOCC 2023, 21–22. doi: 10.1109/isocc59558.2023.10396557 -
dc.identifier.url http://2023.isocc.org/wp-content/uploads/2023/10/ISOCC2023-Program-Book.pdf -
dc.citation.conferenceDate 2023-10-25 -
dc.citation.conferencePlace KO -
dc.citation.conferencePlace 제주 -
dc.citation.endPage 22 -
dc.citation.startPage 21 -
dc.citation.title International System-on-Chip Design Conference, ISOCC 2023 -
Show Simple Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

윤종혁
Yoon, Jong-Hyeok윤종혁

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads