Detail View

DMT 3L4W: A 3-Lane 4-Wire Signaling With Discrete Multitone Modulation for High-Speed Wireline Chip-to-Chip Interconnects
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

DC Field Value Language
dc.contributor.author Jang, Seoyoung -
dc.contributor.author Lee, Jaewon -
dc.contributor.author Choi, Yujin -
dc.contributor.author Kim, Donggeon -
dc.contributor.author Kim, Gain -
dc.date.accessioned 2024-10-04T18:10:18Z -
dc.date.available 2024-10-04T18:10:18Z -
dc.date.created 2024-10-04 -
dc.date.issued 2024-05-21 -
dc.identifier.isbn 9798350330991 -
dc.identifier.issn 2158-1525 -
dc.identifier.uri http://hdl.handle.net/20.500.11750/56937 -
dc.description.abstract This work presents a multi-lane transceiver (TRX) architecture with discrete multitone (DMT) modulation for pin-efficient high-bandwidth chip-to-chip wireline communication. The proposed signaling uses 4 wires to transmit 3 lanes of DMT-modulated symbols in parallel including one lane for signal encoding and decoding for the correlated noise cancellation. Compared to the pin-efficiency of 0.5 in differential signaling, the proposed signaling offers a pin-efficiency of 0.75 allowing each TRX lane to operate at a lower speed given a fixed data throughput or to increase the per-pin data rate with the same or even lower per-lane data rate to differential signaling. While each single-ended lane includes random noise, the receiver (RX) can effectively eliminate most of the correlated noise with simple arithmetic in the digital domain. Higher pin efficiency can be achieved with more single-ended data lanes per redundancy lane depending on the link specifications such as raw bit-error-rate (BER), and voltage-domain dynamic range of the transmitter's driver and the receiver. Simulation results show that 28.5 % of throughput gain can be achieved with 3-lane 4-wire configuration given the same channel, analog front-end circuits, and noise condition to multi-lane differential DMT TRXs. -
dc.language English -
dc.publisher IEEE Circuits and Systems Society -
dc.relation.ispartof Proceedings - IEEE International Symposium on Circuits and Systems, ISCAS 2024 -
dc.title DMT 3L4W: A 3-Lane 4-Wire Signaling With Discrete Multitone Modulation for High-Speed Wireline Chip-to-Chip Interconnects -
dc.type Conference Paper -
dc.identifier.doi 10.1109/ISCAS58744.2024.10558170 -
dc.identifier.wosid 001268541101168 -
dc.identifier.scopusid 2-s2.0-85198526304 -
dc.identifier.bibliographicCitation Jang, Seoyoung. (2024-05-21). DMT 3L4W: A 3-Lane 4-Wire Signaling With Discrete Multitone Modulation for High-Speed Wireline Chip-to-Chip Interconnects. IEEE International Symposium on Circuits and Systems (ISCAS 2024), 1–5. doi: 10.1109/ISCAS58744.2024.10558170 -
dc.identifier.url https://2024.ieee-iscas.org/program/ISCAS_2024_Final_Program.pdf?v=20240519 -
dc.citation.conferenceDate 2024-05-19 -
dc.citation.conferencePlace SI -
dc.citation.conferencePlace Singapore -
dc.citation.endPage 5 -
dc.citation.startPage 1 -
dc.citation.title IEEE International Symposium on Circuits and Systems (ISCAS 2024) -
Show Simple Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

김가인
Kim, Gain김가인

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads