Detail View

High-Performance Monolithic 3D CMOS Enabled by Orientation-Aligned Seedless Laser Crystallization and Ultra-Shallow Laser Activation
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

DC Field Value Language
dc.contributor.author Park, Jongyoun -
dc.contributor.author Jeong, Heejae -
dc.contributor.author Park, Euyjin -
dc.contributor.author Park, Geuntae -
dc.contributor.author Ahn, Chunghyun -
dc.contributor.author Lee, Sangsu -
dc.contributor.author Kwon, Hyuk-Jun -
dc.contributor.author Yu, Hyun-Yong -
dc.date.accessioned 2025-08-19T14:40:10Z -
dc.date.available 2025-08-19T14:40:10Z -
dc.date.created 2025-08-19 -
dc.date.issued 2025-06-12 -
dc.identifier.isbn 9784863488151 -
dc.identifier.issn 2158-9682 -
dc.identifier.uri https://scholar.dgist.ac.kr/handle/20.500.11750/58919 -
dc.description.abstract In this study, we demonstrate PSLC Si-based CMOS devices on the M3D top layer using a seedless crystallization process. Laser crystallization forms single-orientation Si channels (25 μ m grain size), enhancing carrier mobility. Laser S/D activation achieves low contact resistivity (∼ 10-8 Ω· cm2) below 400 °C, meeting M3D constraints. PSLC-Si CMOS devices exhibit ION/IOFF > 108 with high μFE,e(521 cm2/V· s) and μFE,h (163 cm2/V· s). CMOS inverters show clear switching transitions, confirming feasibility for M3D logic applications. These results validate the potential of a fully laser-based process for M3D-integrated logic devices. Keyword: Monolithic 3D (M3D), Patterned Seedless Laser-Crystallization (PSLC), Si, Laser activation, Mobility © 2025 Elsevier B.V., All rights reserved. -
dc.language English -
dc.publisher Institute of Electrical and Electronics Engineers -
dc.relation.ispartof Digest of Technical Papers - Symposium on VLSI Technology -
dc.title High-Performance Monolithic 3D CMOS Enabled by Orientation-Aligned Seedless Laser Crystallization and Ultra-Shallow Laser Activation -
dc.type Conference Paper -
dc.identifier.doi 10.23919/VLSITechnologyandCir65189.2025.11075072 -
dc.identifier.scopusid 2-s2.0-105012183241 -
dc.identifier.bibliographicCitation 2025 Symposium on VLSI Technology and Circuits, pp.1 - 3 -
dc.identifier.url https://www.vlsisymposium.org/program/ -
dc.citation.conferenceDate 2025-06-08 -
dc.citation.conferencePlace JA -
dc.citation.conferencePlace Kyoto -
dc.citation.endPage 3 -
dc.citation.startPage 1 -
dc.citation.title 2025 Symposium on VLSI Technology and Circuits -
Show Simple Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

권혁준
Kwon, Hyuk-Jun권혁준

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads