Detail View

A 112-Gb/s Discrete Multitone Wireline Receiver Datapath With Time-Interleaved Time-Based ADC in 5-nm FinFET
Citations

WEB OF SCIENCE

Citations

SCOPUS

Metadata Downloads

Title
A 112-Gb/s Discrete Multitone Wireline Receiver Datapath With Time-Interleaved Time-Based ADC in 5-nm FinFET
Issued Date
2026-01
Citation
IEEE Journal of Solid-State Circuits, v.61, no.1, pp.8 - 19
Type
Article
Author Keywords
Bit and power loadingdiscrete multitone (DMT)injection lockingring oscillator (ROSC)serial linktime-based analog-to-digital converter (TBADC)wireline transceiver (TRX)
Keywords
TRANSCEIVER
ISSN
0018-9200
Abstract

This article presents a 112-Gb/s discrete multitone (DMT) wireline receiver (RX) datapath with a 50-GS/s, 8-bit, 64-way ( 8x 8 ) time-interleaved time-based analog-to-digital converter (TI-TBADC) in a 5-nm FinFET. The TBADC converts the voltage input into a time-domain quantity using a ring oscillator (ROSC). Eight-slice TBADCs, driven from the same first-rank interleaver, share the identical injection-locked ROSC (IROSC) for voltage-to-time conversion (VTC). The DMT digital signal processor (DSP) achieves optimal bit and power loading with 63 orthogonal subchannels by employing a 64-way single-stage multi-path delay feedback (MDF) fast Fourier transform (FFT) core. An on-chip sign-sign least mean square (SS-LMS) engine adapts equalizer coefficients to combat channel fluctuation. The RX prototype demonstrates 4E-4 BER when communicating over the channel, exhibiting 18-dB insertion loss (IL) at Nyquist, while consuming 347-mW power and 0.242-mm(2) silicon area.

더보기
URI
https://scholar.dgist.ac.kr/handle/20.500.11750/59290
DOI
10.1109/JSSC.2025.3618188
Publisher
Institute of Electrical and Electronics Engineers
Show Full Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

김가인
Kim, Gain김가인

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads