Detail View

DC Field Value Language
dc.contributor.author Sim, Young-Jun -
dc.contributor.author Kim, Junil -
dc.contributor.author Lee, Jieun -
dc.contributor.author Lee, Byeongmoon -
dc.contributor.author Jang, Jae Eun -
dc.contributor.author Kwon, Hyuk-Jun -
dc.date.accessioned 2026-02-09T17:10:13Z -
dc.date.available 2026-02-09T17:10:13Z -
dc.date.created 2025-12-11 -
dc.date.issued 2025-11 -
dc.identifier.issn 1944-8244 -
dc.identifier.uri https://scholar.dgist.ac.kr/handle/20.500.11750/59972 -
dc.description.abstract Two-dimensional (2D) transition-metal dichalcogenides (TMDs) have emerged as promising candidates for next-generation semiconductor devices. Among TMDs, tungsten diselenide (WSe2) is regarded as an ideal material for p-type field-effect transistors (FETs). However, the realization of high-performance p-type devices remains limited due to undesired ambipolar behavior and high contact resistance. These challenges originate from Fermi level pinning (FLP) caused during conventional deposition processes. Although van der Waals (vdW) contacts have been introduced to overcome FLP, their implementation faces difficulties due to contamination-induced degradation and limitations in CMOS process compatibility. In this study, we demonstrate a scalable approach for p-type contact via the W1-xCrxSe2 alloy interface. It has been reported that Cr incorporation reduces the bandgap of WSe2, while CrxSey exhibits p-type semimetal properties. Leveraging these properties, thermal annealing of Cr contacts enables the formation of WSe2/W1-xCrxSe2/Cr layers at the contact region. This interfacial alloy effectively suppresses FLP, eliminates undesirable ambipolar behavior, and enhances hole injection. The resulting devices achieve a Schottky barrier height as low as 61.1 meV and reduce contact resistance by approximately 3 orders of magnitude. Consequently, W1-xCrxSe2 alloy interface contact WSe2 FETs exhibit robust p-type performance with an average on/off current ratio of 2.19 x 10(8) across 20 devices. These findings present a practical and scalable strategy for engineering low-resistance p-type contacts in WSe2, providing an important step toward the integration of TMD-based complementary logic in future scaled CMOS technologies. -
dc.language English -
dc.publisher American Chemical Society -
dc.title Hole Current Enhancement Using W1-x Cr x Se2 Alloy Interface for p-Type WSe2 FETs -
dc.type Article -
dc.identifier.doi 10.1021/acsami.5c18346 -
dc.identifier.wosid 001627542900001 -
dc.identifier.scopusid 2-s2.0-105025135524 -
dc.identifier.bibliographicCitation ACS Applied Materials & Interfaces, v.17, no.50, pp.68695 - 68702 -
dc.description.isOpenAccess TRUE -
dc.subject.keywordAuthor Schottky barrier -
dc.subject.keywordAuthor WSe2 -
dc.subject.keywordAuthor contact -
dc.subject.keywordAuthor alloy interface -
dc.subject.keywordAuthor 2D materials -
dc.subject.keywordPlus DER-WAALS CONTACTS -
dc.citation.endPage 68702 -
dc.citation.number 50 -
dc.citation.startPage 68695 -
dc.citation.title ACS Applied Materials & Interfaces -
dc.citation.volume 17 -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.relation.journalResearchArea Science & Technology - Other Topics; Materials Science -
dc.relation.journalWebOfScienceCategory Nanoscience & Nanotechnology; Materials Science, Multidisciplinary -
dc.type.docType Article -
Show Simple Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

이병문
Lee, Byeongmoon이병문

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads

???jsp.display-item.statistics.view???: , ???jsp.display-item.statistics.download???: