Detail View

Title
A 97dB-PSRR 178.4dB-FOMDR Calibration-Free VCO−ΔΣ ADC Using a PVT-Insensitive Frequency-Locked Differential Regulation Scheme for Multi-Channel ExG Acquisition
Issued Date
2024-06-18
Citation
Lee, Sehwan. (2024-06-18). A 97dB-PSRR 178.4dB-FOMDR Calibration-Free VCO−ΔΣ ADC Using a PVT-Insensitive Frequency-Locked Differential Regulation Scheme for Multi-Channel ExG Acquisition. 2024 IEEE Symposium on VLSI Technology and Circuits, VLSI Technology and Circuits 2024. doi: 10.1109/VLSITechnologyandCir46783.2024.10631536
Type
Conference Paper
ISBN
9798350361469
ISSN
2158-9682
Abstract
This paper proposes a 97dB-PSRR, 178.4dB-FOMDR calibration-free 16-channel VCO-ΔΣ ADC system using a PVT-insensitive frequency-locked differential regulation (FLDR) scheme suitable for wireless ExG Acquisition. Thanks to the FLDR, the SNDR degradation in all 16 channels is less than 1dB over 1.4-2V supply and 20-60°C temperature ranges. Implemented in a 0.18μm standard CMOS process, the proposed system consumes 172μW from a 1.4V supply and occupies 2.7mm2 active area, while a single channel consumes 4.2μW and 0.12mm2, respectively. © 2024 IEEE.
URI
http://hdl.handle.net/20.500.11750/57859
DOI
10.1109/VLSITechnologyandCir46783.2024.10631536
Publisher
Institute of Electrical and Electronics Engineers Inc.
Show Full Item Record

File Downloads

  • There are no files associated with this item.

공유

qrcode
공유하기

Related Researcher

송민영
Song, Minyoung송민영

Department of Electrical Engineering and Computer Science

read more

Total Views & Downloads